-

MIPS Welcomes New Executives as Part of Company’s Growth and Expansion

Former SiFive Leaders to Help Drive IP Innovation and Market Penetration

SAN JOSE, Calif.--(BUSINESS WIRE)--MIPS, a leading developer of high- performance RISC-V compute IP, today announced the addition of two semiconductor industry veterans to its leadership team. Drew Barbier joins the company as VP of Products and Brad Burgess has been named Chief Architect. Both executives join the MIPS Executive Leadership team.

“I am very excited to have both Drew and Brad join the team at this crucial time in MIPS’ journey as we embark on a new path for the company,” said Sameer Wasson, CEO of MIPS. “Given Drew’s and Brad’s proven track records in the semiconductor IP space with a recent focus on RISC-V, I am confident in their abilities to help drive IP innovation and penetration into new markets.”

Mr. Barbier has 15+ years of semiconductor and IP product experience, most recently serving for more than six years at SiFive as the Senior Director of Product Management. Prior to SiFive, Mr. Barbier held technical and product management roles for companies including Faraday Technology Corporation, Arm and Analog Devices.

As the new VP of Products, Mr. Barbier will oversee and further drive MIPS’ product roadmap as the company continues to expand its footprint in the automotive, cloud and embedded markets.

“I am excited to join MIPS as the company continues to accelerate RISC-V innovation and expand into new markets,” said Mr. Barbier. “The need for RISC-V has never been greater, as heterogeneous compute requirements become increasingly complex. I am looking forward to working with the entire team to deliver new high-density compute solutions that create value and differentiation to MIPS customers.”

Mr. Burgess brings to MIPS more than three decades of semiconductor and RISC-V industry experience, with a broad design and CPU architecture background. Prior to joining the company, Mr. Burgess served as SiFive’s Chief CPU Architect. Over time, he has delivered a number of high-volume products in numerous instruction sets including RISC-V, ARM, 68K, PowerPC and x86.

As MIPS’ Chief Architect, Mr. Burgess will be responsible for technology architecture and development of all new key roadmap product designs at MIPS.

“MIPS is well positioned to address the increasingly complex compute needs of companies who are looking to innovate and design without constraints,” said Mr. Burgess. “I am thrilled to join the expanding MIPS team and leverage my expertise to help drive company growth at a time when RISC-V is experiencing tremendous momentum and adoption.”

In addition to growing its executive team, MIPS is expanding with new offices in both Dallas and Austin, TX while continuing to grow in the company’s existing locations in San Jose, CA and Bangalore, India. As a leading IP developer with deep technical expertise, MIPS continues to accelerate RISC-V innovation at a time when chipmakers are searching for more flexible, scalable and faster-time-to-market solutions.

MIPS at CES 2024

Members of the new MIPS executive leadership team will be available to meet with journalists, analysts, customers and partners January 9 – 12, 2024, at the Consumer Electronics Show (CES). Throughout the week, MIPS will have live demos showcasing real-time system deployments in its private hospitality suite at the Venetian hotel. The company will also host an executive meet-and-greet event on Wednesday, Jan. 10 from 10:15 a.m. – 11:15 a.m PST. To request a meeting, complete this form.

For more information about the MIPS leadership team please visit https://mips.com/leadership/

About MIPS

MIPS is a leading developer of high-performance RISC-V compute IP for high-end automotive, computing and communications applications. With its deep engineering expertise built over 35 years and billions of MIPS-based chips shipped to date, today the company is accelerating RISC-V innovation for a new era of compute. The company's proven solutions are uniquely configurable, enabling semiconductor companies to hit exacting performance and power requirements and differentiate their devices.

Contacts

Media Contact
Tyler Weiland
Shelton Group
+1-972-571-7834
tweiland@sheltongroup.com

MIPS Contact
Pradeep Bardia
Senior Director
MIPS
press@mips.com

MIPS


Release Versions

Contacts

Media Contact
Tyler Weiland
Shelton Group
+1-972-571-7834
tweiland@sheltongroup.com

MIPS Contact
Pradeep Bardia
Senior Director
MIPS
press@mips.com

More News From MIPS

MIPS and INOVA Collaborate to put Physical AI into the palm of Robotic hands with new Reference Platform

SAN JOSE, Calif.--(BUSINESS WIRE)--MIPS, a GlobalFoundries company, announced today a collaboration with Inova Semiconductors GmbH, to deliver a robotics control reference platform for advanced humanoids and physical AI edge platforms. Building on the strengths of Inova’s Automotive expertise in zonal architectures, the platform will enable mixed-criticality compute featuring real-time control loops and secure AI workloads, manufactured on GlobalFoundries (GF) FDX platform to deliver high quali...

MIPS and Green Hills Software Accelerate Safety Certified Product Development for MIPS RISC-V Microcontrollers

SAN JOSE, Calif.--(BUSINESS WIRE)--MIPS, a GlobalFoundries company, and Green Hills Software, the worldwide leader in embedded safety and security, announced their collaboration to offer a jointly developed Safety Software Development Kit (Safety SDK). This new solution will accelerate functional safety certification and time‑to‑market for next‑generation automotive and industrial systems targeting ASIL-D / SIL 3/4 compliance. “By combining MIPS’ high‑performance M8500 architectures with Green...

MIPS S8200 Delivers Software-First RISC-V NPU To Enable Physical AI at the Autonomous Edge

SAN JOSE, Calif.--(BUSINESS WIRE)--MIPS, a GlobalFoundries company, today unveiled details of the MIPS S8200 processor IP to enable next-generation AI workloads in embedded platforms. The most recent addition to the MIPS Atlas family of RISC-V processor IP, the MIPS S8200 RISC-V NPU delivers support for transformer and agentic language AI models at the edge, increased efficiency, and performance improvements. This innovation marks a significant step forward in enabling standards-based, scalable...
Back to Newsroom