-

GUC Optimizes Quality of Results and Accelerates Time to Tapeout Using the Cadence Digital Full Flow

Highlights:

  • Cadence’s Innovus Implementation System mixed-placer automation delivers more than 10% wirelength reduction and 5% better switching power
  • GUC reduces floorplan design time from weeks to days, accelerating ASIC design creation for mobile, automotive, AI and hyperscale computing applications

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced Global Unichip Corporation (GUC) used the Cadence® digital full flow to accelerate the time to tapeout of its ASIC designs for mobile, automotive, AI and hyperscale computing applications. By leveraging the Cadence Innovus Implementation System’s mixed-placer automation technology, GUC successfully reduced floorplan design time from weeks to days and achieved more than 10% reduced wirelength and 5% better switching power.

GUC has been using the Cadence digital full flow for many years to tape out the most challenging ASIC designs down to the latest 5nm and 3nm process nodes. As a leading global ASIC provider, delivering the best power, performance and area (PPA) results within ever more demanding schedules is critical for success.

As ASIC designs grow in size and complexity, the number of macros in a floorplan also increases rapidly, making GUC’s traditional manual and iterative floorplanning process a lengthy part of the implementation schedule. Using the Innovus mixed-placer technology, the GUC team can handle the placement of both standard cells and macros concurrently, automating the floorplanning process to achieve greater efficiency and faster PPA analysis.

“As our ASIC customer designs move to the latest process nodes and grow in size and complexity, GUC is always making strategic investments in the latest technologies that ensure we can meet and exceed customer requirements for optimal PPA,” said Louis Lin, senior vice president at GUC. “Cadence’s Innovus mixed-placer technology enabled us to make a significant productivity breakthrough, so that we could complete customer designs more efficiently and accelerate tapeout. The Innovus mixed-placer technology is now a key part of our GUC production implementation flow, providing many tapeout successes, and we use it for the majority of our designs.”

The Cadence digital full flow provides customers with a fast path to design closure and better predictability. It supports the company’s Intelligent System Design strategy, enabling SoC design excellence. For more information on the digital full flow, please visit www.cadence.com/go/dffpr.

About Cadence

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For seven years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

© 2021 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

Category: Featured

Contacts

Cadence Newsroom
408-944-7039
newsroom@cadence.com

Cadence Design Systems, Inc.

NASDAQ:CDNS
Details
Headquarters: San Jose, California
CEO: Anirudh Devgan
Employees: 12700
Organization: PUB
Revenues: 4.641 Billion (2024)
Net Income: 1.055 Billion (2024)

Release Summary
Cadence announced Global Unichip Corporation (GUC) used the Cadence digital full flow to accelerate the time to tapeout of its ASIC designs.
Release Versions

Contacts

Cadence Newsroom
408-944-7039
newsroom@cadence.com

Social Media Profiles
More News From Cadence Design Systems, Inc.

Cadence Unveils Tensilica HiFi iQ DSP Purpose-Built for Next-Generation Voice AI and Audio Applications

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence's Tensilica HiFi iQ DSP IP is based on a new architecture purpose-built for next-gen voice AI and emerging immersive audio applications....

Cadence Delivers Enterprise-Level Reliability with Next-Gen Low-Power DRAM for AI Applications Featuring Microsoft RAIDDR ECC Technology

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence's LPDDR5X 9600Mbps memory IP system solution is designed specifically for enterprise and data center applications with high reliability....

Cadence Announces Fourth Quarter and Fiscal Year 2025 Financial Results Webcast

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence (Nasdaq: CDNS) will hold its fourth quarter and fiscal year 2025 financial results webcast on Tuesday, February 17, 2026. Participating in the webcast will be Dr. Anirudh Devgan, president and chief executive officer, and John Wall, senior vice president and chief financial officer. The webcast will begin Tuesday, February 17, 2026, at 2:00 p.m. Pacific Time. An archive of the webcast will be available online from 5:00 p.m. Pacific Time on February 17,...
Back to Newsroom