-

Cadence Pegasus Verification System Certified for TSMC N16, N12 and N7 Process Technologies

Customers using Pegasus Verification System on advanced TSMC technologies can achieve physical verification signoff goals

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced that the Pegasus Verification System has achieved the latest Design Rule Manual (DRM) certification for the TSMC N16, N12 and N7 process technologies. The Cadence® Pegasus Verification System has been successfully validated by TSMC to provide customers with a fast path to meet physical verification signoff goals across several application areas including AI, automotive, processor, data center and IP applications.

To learn more about the Pegasus Verification System, please visit www.cadence.com/go/pegasuscpr.

Customers using the Pegasus Verification System on TSMC’s N16, N12 and N7 processes can sign off chips using the TSMC-certified rule decks, which are available for all the signoff physical verification flows such as the design rule check (DRC), layout versus schematic (LVS), and dummy fill.

“We worked closely with Cadence to deliver this certified Pegasus Verification System across several advanced TSMC processes,” said Suk Lee, senior director of Design Infrastructure Management Division at TSMC. “The result of our ongoing collaboration with Cadence helps our mutual customers meet design cycle time goals and reap the power and performance benefits of our industry-leading process technologies including N16, N12 and N7.”

“The Pegasus Verification System allows customers to massively distribute physical verification jobs on heterogeneous hardware environments without memory or CPU slot limitations, providing optimal support on TSMC’s advanced-process technologies,” said Dr. Chin-Chi Teng, senior vice president and general manager of the Digital & Signoff Group at Cadence. “Our continued collaboration with TSMC on the Pegasus Verification System certification provides customers with confidence that they can attain consistent, accurate results and meet competitive schedules.”

The Pegasus Verification System is part of the broader Cadence digital and signoff full flow, which provides better predictability and a faster path to design closure. It supports Cadence’s Intelligent System Design strategy, enabling system-on-chip (SoC) design excellence.

About Cadence

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace, industrial and healthcare. For six years in a row, Fortune Magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

© 2020 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

Contacts

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

Cadence Design Systems, Inc.

NASDAQ:CDNS
Details
Headquarters: San Jose, California
CEO: Anirudh Devgan
Employees: 12700
Organization: PUB
Revenues: 4.641 Billion (2024)
Net Income: 1.055 Billion (2024)

Release Summary
The Cadence Pegasus Verification System achieved the latest Design Rule Manual (DRM) certification for the TSMC N16, N12 and N7 process technologies.
Release Versions
$Cashtags

Contacts

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

Social Media Profiles
More News From Cadence Design Systems, Inc.

Cadence Unleashes ChipStack AI Super Agent, Pioneering a New Frontier in Chip Design and Verification

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence today announced a transformative step forward in redefining how semiconductors are designed with the launch of the ChipStack™ AI Super Agent....

Cadence Unveils Tensilica HiFi iQ DSP Purpose-Built for Next-Generation Voice AI and Audio Applications

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence's Tensilica HiFi iQ DSP IP is based on a new architecture purpose-built for next-gen voice AI and emerging immersive audio applications....

Cadence Delivers Enterprise-Level Reliability with Next-Gen Low-Power DRAM for AI Applications Featuring Microsoft RAIDDR ECC Technology

SAN JOSE, Calif.--(BUSINESS WIRE)--Cadence's LPDDR5X 9600Mbps memory IP system solution is designed specifically for enterprise and data center applications with high reliability....
Back to Newsroom