SRC and Stanford University Prove New Circuit Pattern-Design Process, See Promise for 14 Nanometer Design with Directed Self-Assembly

Unprecedented Accuracy for Placement of Contact Holes Helps Chip Industry Push Back Costly Migration to EUV Lithography

Researchers first use a layout for 22 nanometer (nm) SRAM contacts in the top layer. Through conventional lithography, a guiding template is fabricated, shown on the second layer. Application of a block copolymer solution leads to a self-assembled circuit contact pattern in the third layer. The result yields working circuits at 22nm and suggests similar success at 14nm. (Graphic: Business Wire)

RESEARCH TRIANGLE PARK, N.C.--()--Researchers sponsored by Semiconductor Research Corporation (SRC), the world's leading university-research consortium for semiconductors and related technologies, today announced that they have successfully created contact hole patterns for a wide variety of practical logic and memory devices using a next-generation directed self-assembly (DSA) process. Applying a relatively simple combination of chemical and thermal processes to create their DSA method for making circuits at 22 nanometers (nm), the research team at Stanford University projects that the nanofabrication technique will enable pattern etching for next-generation chips down to 14nm.

In contrast to the current state-of-art lithography methods that rely on increasingly less-accurate steps to shrink transistor and circuit sizes, the achievement at Stanford provides both a more affordable and more environmentally friendly path to fabricating smaller semiconductor devices. The advancement can be utilized for enhancements not only to the electronics industry, but possibly for other nanoscale devices as well.

“This is the first time that the critical contact holes have been placed with DSA for standard cell libraries of VLSI chips. The result is a composed pattern of real circuits, not just test structures,” said H.-S. Philip Wong, lead researcher at Stanford for the SRC-guided research. “This irregular solution for DSA also allows you to heal imperfections in the pattern and maintain higher resolution and finer features on the wafer than by any other viable alternative.”

To build reliable circuits using the new DSA process, the researchers covered a wafer surface with a block copolymer film. Common lithographic techniques were used to carve impressions into the wafer surface, producing a pattern of irregularly placed indentations that serve as templates to guide movement of molecules of the block copolymer into self-assembled configurations.

By varying the shape and size of the guiding templates, manufacturers can space holes more closely than current lithographic methods permit. The resulting closely packed patterns enable the semiconductor industry to build smaller, faster and more energy efficient chips than provided by today’s larger devices.

Environmental improvements over previous generations of manufacturing also are achieved. In order to provide the safest solvents for use in the coating and etching process, the researchers selected polyethylene glycol monomethyl ether acetate (PGMEA) as a healthier and more effective alternative compared to other options.

“This research is a significant contribution to the ability to move ahead on the technological and environmental issues that are important to the industry and the customers it serves,” said Dr. Steve Hillenius, executive vice president for SRC. “In addition, the ability to avoid the cost of lithography tools at $150 million per tool – and it requires a set of multiple such lithographic tools to make the most advanced chips – provides an even more compelling option for patterning.”

A broad range of companies can benefit from the results of the research, including fabless design houses, photoresist companies, tool suppliers and chip manufacturers.

Important next steps remain for the research. Among those is engagement with electronic design automation experts for the purpose of developing software and tools that will enable circuit designers to specify where the holes are to be located on the wafer. This resource for chip designers will allow them to plan without the distraction of where to place the guiding templates, providing the industry with another advantage in addition to the delay of investment in next-generation lithography tools.

Further details about the research and its conclusions are available at http://onlinelibrary.wiley.com/doi/10.1002/adma.201200265/pdf. This work is additionally sponsored by the Division of Civil, Mechanical and Manufacturing Innovation (CMMI) of the National Science Foundation.

About SRC

Celebrating 30 years of collaborative research for the semiconductor industry, SRC defines industry needs, invests in and manages the research that gives its members a competitive advantage in the dynamic global marketplace. Awarded the National Medal of Technology, America’s highest recognition for contributions to technology, SRC expands the industry knowledge base and attracts premier students to help innovate and transfer semiconductor technology to the commercial industry. For more information, visit www.src.org.

Photos/Multimedia Gallery Available: http://www.businesswire.com/cgi-bin/mmg.cgi?eid=50288701&lang=en

Contacts

The Francisco Group for SRC
Dan Francisco, 916-293-9030
dan@franciscogrp.com

Release Summary

Stanford researchers sponsored by SRC have successfully created contact hole patterns for a wide variety of practical logic and memory devices using a next-generation directed self-assembly process.

Contacts

The Francisco Group for SRC
Dan Francisco, 916-293-9030
dan@franciscogrp.com